Macromodel of G4FET Enabling Fast and Reliable SPICE Simulation for Innovative Circuit Applications Conference

Hasan, MS, Shamsir, S, Shawkat, MSA et al. (2018). Macromodel of G4FET Enabling Fast and Reliable SPICE Simulation for Innovative Circuit Applications . 27(3-4), 10.1142/S0129156418400153

cited authors

  • Hasan, MS; Shamsir, S; Shawkat, MSA; Garcia, F; Islam, SK; Rose, GS

abstract

  • A macromodel of silicon-on-insulator (SOI) four-gate transistor (G4FET) is presented in this paper to aid circuit designers to explore innovative applications circuit with this multi-gate transistor. A number of works based on analytical solution, numerical simulation and experimental results of G4FET have been previously reported. However, designing new interesting circuits with G4FETs requires a SPICE model that will work sufficiently well throughout the desired operating regions. Although it is theoretically possible to solve coupled non-linear differential equations to explore different operating conditions, this will take an excessive amount of time making it unsuitable for useful circuit design. Therefore, a macromodel approach is adopted in this work to provide a reasonably fast and accurate circuit simulation. G4FET combines the functionality of MOSFET and JFET devices which already have robust, fast and reliable SPICE models. A macromodel approach which is capable of combining these existing models including the interactions between multiple gates will be beneficial for any circuit designer. The feasibility of the macromodel is justified by simulating several analog and digital circuits and comparing against available experimental results.

publication date

  • September 1, 2018

Digital Object Identifier (DOI)

volume

  • 27

issue

  • 3-4